summaryrefslogtreecommitdiff
path: root/arch/arm64/boot/dts/qcom/sm8550-hdk.dts
diff options
context:
space:
mode:
authorNeil Armstrong <neil.armstrong@linaro.org>2024-05-02 10:00:37 +0200
committerBjorn Andersson <andersson@kernel.org>2024-05-26 19:04:09 -0500
commit0cc97d9e3fdf9a7b71b4edfd020a44c54c40df52 (patch)
treef2eb8be9e4d6e7a862753a45317e4a15be37233f /arch/arm64/boot/dts/qcom/sm8550-hdk.dts
parente7686284066073e3f39b02df0f71db96d7538f48 (diff)
arm64: dts: qcom: sm8550: remove pcie-1-phy-aux-clk and add pcie1_phy pcie1_phy_aux_clk
The PCIe Gen4x2 PHY found in the SM8550 SoCs have a second clock named "PHY_AUX_CLK" which is an input of the Global Clock Controller (GCC) which is muxed & gated then returned to the PHY as an input. Remove the dummy pcie-1-phy-aux-clk clock and now the pcie1_phy exposes 2 clocks, properly add the pcie1_phy provided clocks to the Global Clock Controller (GCC) node clocks inputs. Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org> Signed-off-by: Neil Armstrong <neil.armstrong@linaro.org> Link: https://lore.kernel.org/r/20240502-topic-sm8x50-upstream-pcie-1-phy-aux-clk-v5-2-10c650cfeade@linaro.org Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Diffstat (limited to 'arch/arm64/boot/dts/qcom/sm8550-hdk.dts')
-rw-r--r--arch/arm64/boot/dts/qcom/sm8550-hdk.dts4
1 files changed, 0 insertions, 4 deletions
diff --git a/arch/arm64/boot/dts/qcom/sm8550-hdk.dts b/arch/arm64/boot/dts/qcom/sm8550-hdk.dts
index 98934e4a81b2..31f52df6b67e 100644
--- a/arch/arm64/boot/dts/qcom/sm8550-hdk.dts
+++ b/arch/arm64/boot/dts/qcom/sm8550-hdk.dts
@@ -978,10 +978,6 @@
status = "okay";
};
-&pcie_1_phy_aux_clk {
- clock-frequency = <1000>;
-};
-
&pm8550_gpios {
sdc2_card_det_n: sdc2-card-det-state {
pins = "gpio12";