summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/st/stm32mp151.dtsi
blob: 4f878ec102c1f681577fe19d766d9dbf4bce1988 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
/*
 * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
 * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
 */
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/clock/stm32mp1-clks.h>
#include <dt-bindings/reset/stm32mp1-resets.h>

/ {
	#address-cells = <1>;
	#size-cells = <1>;

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu0: cpu@0 {
			compatible = "arm,cortex-a7";
			clock-frequency = <650000000>;
			device_type = "cpu";
			reg = <0>;
		};
	};

	arm-pmu {
		compatible = "arm,cortex-a7-pmu";
		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
		interrupt-affinity = <&cpu0>;
		interrupt-parent = <&intc>;
	};

	psci {
		compatible = "arm,psci-1.0";
		method = "smc";
	};

	intc: interrupt-controller@a0021000 {
		compatible = "arm,cortex-a7-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0xa0021000 0x1000>,
		      <0xa0022000 0x2000>;
	};

	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
		interrupt-parent = <&intc>;
		arm,no-tick-in-suspend;
	};

	clocks {
		clk_hse: clk-hse {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};

		clk_hsi: clk-hsi {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <64000000>;
		};

		clk_lse: clk-lse {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
		};

		clk_lsi: clk-lsi {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32000>;
		};

		clk_csi: clk-csi {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <4000000>;
		};
	};

	thermal-zones {
		cpu_thermal: cpu-thermal {
			polling-delay-passive = <0>;
			polling-delay = <0>;
			thermal-sensors = <&dts>;

			trips {
				cpu_alert1: cpu-alert1 {
					temperature = <85000>;
					hysteresis = <0>;
					type = "passive";
				};

				cpu-crit {
					temperature = <120000>;
					hysteresis = <0>;
					type = "critical";
				};
			};

			cooling-maps {
			};
		};
	};

	booster: regulator-booster {
		compatible = "st,stm32mp1-booster";
		st,syscfg = <&syscfg>;
		status = "disabled";
	};

	soc {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		interrupt-parent = <&intc>;
		ranges;

		ipcc: mailbox@4c001000 {
			compatible = "st,stm32mp1-ipcc";
			#mbox-cells = <1>;
			reg = <0x4c001000 0x400>;
			st,proc-id = <0>;
			interrupts-extended =
				<&exti 61 1>,
				<&intc GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "rx", "tx";
			clocks = <&rcc IPCC>;
			wakeup-source;
			status = "disabled";
		};

		rcc: rcc@50000000 {
			compatible = "st,stm32mp1-rcc", "syscon";
			reg = <0x50000000 0x1000>;
			#clock-cells = <1>;
			#reset-cells = <1>;
		};

		pwr_regulators: pwr@50001000 {
			compatible = "st,stm32mp1,pwr-reg";
			reg = <0x50001000 0x10>;

			reg11: reg11 {
				regulator-name = "reg11";
				regulator-min-microvolt = <1100000>;
				regulator-max-microvolt = <1100000>;
			};

			reg18: reg18 {
				regulator-name = "reg18";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <1800000>;
			};

			usb33: usb33 {
				regulator-name = "usb33";
				regulator-min-microvolt = <3300000>;
				regulator-max-microvolt = <3300000>;
			};
		};

		pwr_mcu: pwr_mcu@50001014 {
			compatible = "st,stm32mp151-pwr-mcu", "syscon";
			reg = <0x50001014 0x4>;
		};

		exti: interrupt-controller@5000d000 {
			compatible = "st,stm32mp1-exti", "syscon";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x5000d000 0x400>;
			interrupts-extended =
				<&intc GIC_SPI 6   IRQ_TYPE_LEVEL_HIGH>,	/* EXTI_0 */
				<&intc GIC_SPI 7   IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 8   IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 9   IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 10  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 23  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 64  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 65  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 66  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 67  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 40  IRQ_TYPE_LEVEL_HIGH>,	/* EXTI_10 */
				<&intc GIC_SPI 42  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 76  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 77  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 1   IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<0>,
				<&intc GIC_SPI 3   IRQ_TYPE_LEVEL_HIGH>,
				<0>,						/* EXTI_20 */
				<&intc GIC_SPI 31  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 33  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 72  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 95  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 37  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 38  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 39  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 71  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 52  IRQ_TYPE_LEVEL_HIGH>,	/* EXTI_30 */
				<&intc GIC_SPI 53  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 82  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 83  IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,						/* EXTI_40 */
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,
				<&intc GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 93  IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<&intc GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,	/* EXTI_50 */
				<0>,
				<&intc GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
				<&intc GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,
				<0>,						/* EXTI_60 */
				<&intc GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<0>,
				<0>,
				<&intc GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<0>,
				<&intc GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
				<0>,
				<&intc GIC_SPI 62  IRQ_TYPE_LEVEL_HIGH>,	/* EXTI_70 */
				<0>,
				<0>,
				<&intc GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
		};

		syscfg: syscon@50020000 {
			compatible = "st,stm32mp157-syscfg", "syscon";
			reg = <0x50020000 0x400>;
			clocks = <&rcc SYSCFG>;
		};

		dts: thermal@50028000 {
			compatible = "st,stm32-thermal";
			reg = <0x50028000 0x100>;
			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&rcc TMPSENS>;
			clock-names = "pclk";
			#thermal-sensor-cells = <0>;
			status = "disabled";
		};

		mdma1: dma-controller@58000000 {
			compatible = "st,stm32h7-mdma";
			reg = <0x58000000 0x1000>;
			interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&rcc MDMA>;
			resets = <&rcc MDMA_R>;
			#dma-cells = <5>;
			dma-channels = <32>;
			dma-requests = <48>;
		};

		sdmmc1: mmc@58005000 {
			compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell";
			arm,primecell-periphid = <0x00253180>;
			reg = <0x58005000 0x1000>;
			interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&rcc SDMMC1_K>;
			clock-names = "apb_pclk";
			resets = <&rcc SDMMC1_R>;
			cap-sd-highspeed;
			cap-mmc-highspeed;
			max-frequency = <120000000>;
			status = "disabled";
		};

		sdmmc2: mmc@58007000 {
			compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell";
			arm,primecell-periphid = <0x00253180>;
			reg = <0x58007000 0x1000>;
			interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&rcc SDMMC2_K>;
			clock-names = "apb_pclk";
			resets = <&rcc SDMMC2_R>;
			cap-sd-highspeed;
			cap-mmc-highspeed;
			max-frequency = <120000000>;
			status = "disabled";
		};

		crc1: crc@58009000 {
			compatible = "st,stm32f7-crc";
			reg = <0x58009000 0x400>;
			clocks = <&rcc CRC1>;
			status = "disabled";
		};

		usbh_ohci: usb@5800c000 {
			compatible = "generic-ohci";
			reg = <0x5800c000 0x1000>;
			clocks = <&usbphyc>, <&rcc USBH>;
			resets = <&rcc USBH_R>;
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
			phys = <&usbphyc_port0>;
			phy-names = "usb";
			status = "disabled";
		};

		usbh_ehci: usb@5800d000 {
			compatible = "generic-ehci";
			reg = <0x5800d000 0x1000>;
			clocks = <&usbphyc>, <&rcc USBH>;
			resets = <&rcc USBH_R>;
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			companion = <&usbh_ohci>;
			phys = <&usbphyc_port0>;
			phy-names = "usb";
			status = "disabled";
		};

		ltdc: display-controller@5a001000 {
			compatible = "st,stm32-ltdc";
			reg = <0x5a001000 0x400>;
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&rcc LTDC_PX>;
			clock-names = "lcd";
			resets = <&rcc LTDC_R>;
			status = "disabled";
		};

		iwdg2: watchdog@5a002000 {
			compatible = "st,stm32mp1-iwdg";
			reg = <0x5a002000 0x400>;
			clocks = <&rcc IWDG2>, <&rcc CK_LSI>;
			clock-names = "pclk", "lsi";
			status = "disabled";
		};

		usbphyc: usbphyc@5a006000 {
			#address-cells = <1>;
			#size-cells = <0>;
			#clock-cells = <0>;
			compatible = "st,stm32mp1-usbphyc";
			reg = <0x5a006000 0x1000>;
			clocks = <&rcc USBPHY_K>;
			resets = <&rcc USBPHY_R>;
			vdda1v1-supply = <&reg11>;
			vdda1v8-supply = <&reg18>;
			status = "disabled";

			usbphyc_port0: usb-phy@0 {
				#phy-cells = <0>;
				reg = <0>;
			};

			usbphyc_port1: usb-phy@1 {
				#phy-cells = <1>;
				reg = <1>;
			};
		};

		rtc: rtc@5c004000 {
			compatible = "st,stm32mp1-rtc";
			reg = <0x5c004000 0x400>;
			clocks = <&rcc RTCAPB>, <&rcc RTC>;
			clock-names = "pclk", "rtc_ck";
			interrupts-extended = <&exti 19 IRQ_TYPE_LEVEL_HIGH>;
			status = "disabled";
		};

		bsec: efuse@5c005000 {
			compatible = "st,stm32mp15-bsec";
			reg = <0x5c005000 0x400>;
			#address-cells = <1>;
			#size-cells = <1>;
			part_number_otp: part-number-otp@4 {
				reg = <0x4 0x1>;
			};
			vrefint: vrefin-cal@52 {
				reg = <0x52 0x2>;
			};
			ts_cal1: calib@5c {
				reg = <0x5c 0x2>;
			};
			ts_cal2: calib@5e {
				reg = <0x5e 0x2>;
			};
		};

		etzpc: bus@5c007000 {
			compatible = "st,stm32-etzpc", "simple-bus";
			reg = <0x5c007000 0x400>;
			#address-cells = <1>;
			#size-cells = <1>;
			#access-controller-cells = <1>;
			ranges;

			timers2: timer@40000000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40000000 0x400>;
				interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM2_K>;
				clock-names = "int";
				dmas = <&dmamux1 18 0x400 0x1>,
				       <&dmamux1 19 0x400 0x1>,
				       <&dmamux1 20 0x400 0x1>,
				       <&dmamux1 21 0x400 0x1>,
				       <&dmamux1 22 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4", "up";
				access-controllers = <&etzpc 16>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@1 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <1>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			timers3: timer@40001000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40001000 0x400>;
				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM3_K>;
				clock-names = "int";
				dmas = <&dmamux1 23 0x400 0x1>,
				       <&dmamux1 24 0x400 0x1>,
				       <&dmamux1 25 0x400 0x1>,
				       <&dmamux1 26 0x400 0x1>,
				       <&dmamux1 27 0x400 0x1>,
				       <&dmamux1 28 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4", "up", "trig";
				access-controllers = <&etzpc 17>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@2 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <2>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			timers4: timer@40002000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40002000 0x400>;
				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM4_K>;
				clock-names = "int";
				dmas = <&dmamux1 29 0x400 0x1>,
				       <&dmamux1 30 0x400 0x1>,
				       <&dmamux1 31 0x400 0x1>,
				       <&dmamux1 32 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4";
				access-controllers = <&etzpc 18>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@3 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <3>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			timers5: timer@40003000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40003000 0x400>;
				interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM5_K>;
				clock-names = "int";
				dmas = <&dmamux1 55 0x400 0x1>,
				       <&dmamux1 56 0x400 0x1>,
				       <&dmamux1 57 0x400 0x1>,
				       <&dmamux1 58 0x400 0x1>,
				       <&dmamux1 59 0x400 0x1>,
				       <&dmamux1 60 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4", "up", "trig";
				access-controllers = <&etzpc 19>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@4 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <4>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			timers6: timer@40004000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40004000 0x400>;
				interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM6_K>;
				clock-names = "int";
				dmas = <&dmamux1 69 0x400 0x1>;
				dma-names = "up";
				access-controllers = <&etzpc 20>;
				status = "disabled";

				timer@5 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <5>;
					status = "disabled";
				};
			};

			timers7: timer@40005000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40005000 0x400>;
				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM7_K>;
				clock-names = "int";
				dmas = <&dmamux1 70 0x400 0x1>;
				dma-names = "up";
				access-controllers = <&etzpc 21>;
				status = "disabled";

				timer@6 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <6>;
					status = "disabled";
				};
			};

			timers12: timer@40006000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40006000 0x400>;
				interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM12_K>;
				clock-names = "int";
				access-controllers = <&etzpc 22>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@11 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <11>;
					status = "disabled";
				};
			};

			timers13: timer@40007000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40007000 0x400>;
				interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM13_K>;
				clock-names = "int";
				access-controllers = <&etzpc 23>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@12 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <12>;
					status = "disabled";
				};
			};

			timers14: timer@40008000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x40008000 0x400>;
				interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM14_K>;
				clock-names = "int";
				access-controllers = <&etzpc 24>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@13 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <13>;
					status = "disabled";
				};
			};

			lptimer1: timer@40009000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-lptimer";
				reg = <0x40009000 0x400>;
				interrupts-extended = <&exti 47 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc LPTIM1_K>;
				clock-names = "mux";
				wakeup-source;
				access-controllers = <&etzpc 25>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm-lp";
					#pwm-cells = <3>;
					status = "disabled";
				};

				trigger@0 {
					compatible = "st,stm32-lptimer-trigger";
					reg = <0>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-lptimer-counter";
					status = "disabled";
				};
			};

			i2s2: audio-controller@4000b000 {
				compatible = "st,stm32h7-i2s";
				#sound-dai-cells = <0>;
				reg = <0x4000b000 0x400>;
				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
				dmas = <&dmamux1 39 0x400 0x01>,
				       <&dmamux1 40 0x400 0x01>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 27>;
				status = "disabled";
			};

			spi2: spi@4000b000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x4000b000 0x400>;
				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI2_K>;
				resets = <&rcc SPI2_R>;
				dmas = <&dmamux1 39 0x400 0x05>,
				       <&dmamux1 40 0x400 0x05>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 27>;
				status = "disabled";
			};

			i2s3: audio-controller@4000c000 {
				compatible = "st,stm32h7-i2s";
				#sound-dai-cells = <0>;
				reg = <0x4000c000 0x400>;
				interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
				dmas = <&dmamux1 61 0x400 0x01>,
				       <&dmamux1 62 0x400 0x01>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 28>;
				status = "disabled";
			};

			spi3: spi@4000c000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x4000c000 0x400>;
				interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI3_K>;
				resets = <&rcc SPI3_R>;
				dmas = <&dmamux1 61 0x400 0x05>,
				       <&dmamux1 62 0x400 0x05>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 28>;
				status = "disabled";
			};

			spdifrx: audio-controller@4000d000 {
				compatible = "st,stm32h7-spdifrx";
				#sound-dai-cells = <0>;
				reg = <0x4000d000 0x400>;
				clocks = <&rcc SPDIF_K>;
				clock-names = "kclk";
				interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
				dmas = <&dmamux1 93 0x400 0x01>,
				       <&dmamux1 94 0x400 0x01>;
				dma-names = "rx", "rx-ctrl";
				access-controllers = <&etzpc 29>;
				status = "disabled";
			};

			usart2: serial@4000e000 {
				compatible = "st,stm32h7-uart";
				reg = <0x4000e000 0x400>;
				interrupts-extended = <&exti 27 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc USART2_K>;
				wakeup-source;
				dmas = <&dmamux1 43 0x400 0x15>,
				       <&dmamux1 44 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 30>;
				status = "disabled";
			};

			usart3: serial@4000f000 {
				compatible = "st,stm32h7-uart";
				reg = <0x4000f000 0x400>;
				interrupts-extended = <&exti 28 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc USART3_K>;
				wakeup-source;
				dmas = <&dmamux1 45 0x400 0x15>,
				       <&dmamux1 46 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 31>;
				status = "disabled";
			};

			uart4: serial@40010000 {
				compatible = "st,stm32h7-uart";
				reg = <0x40010000 0x400>;
				interrupts-extended = <&exti 30 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc UART4_K>;
				wakeup-source;
				dmas = <&dmamux1 63 0x400 0x15>,
				       <&dmamux1 64 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 32>;
				status = "disabled";
			};

			uart5: serial@40011000 {
				compatible = "st,stm32h7-uart";
				reg = <0x40011000 0x400>;
				interrupts-extended = <&exti 31 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc UART5_K>;
				wakeup-source;
				dmas = <&dmamux1 65 0x400 0x15>,
				       <&dmamux1 66 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 33>;
				status = "disabled";
			};

			i2c1: i2c@40012000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x40012000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C1_K>;
				resets = <&rcc I2C1_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x1>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 34>;
				status = "disabled";
			};

			i2c2: i2c@40013000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x40013000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C2_K>;
				resets = <&rcc I2C2_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x2>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 35>;
				status = "disabled";
			};

			i2c3: i2c@40014000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x40014000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C3_K>;
				resets = <&rcc I2C3_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x4>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 36>;
				status = "disabled";
			};

			i2c5: i2c@40015000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x40015000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C5_K>;
				resets = <&rcc I2C5_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x10>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 37>;
				status = "disabled";
			};

			cec: cec@40016000 {
				compatible = "st,stm32-cec";
				reg = <0x40016000 0x400>;
				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc CEC_K>, <&rcc CEC>;
				clock-names = "cec", "hdmi-cec";
				access-controllers = <&etzpc 38>;
				status = "disabled";
			};

			dac: dac@40017000 {
				compatible = "st,stm32h7-dac-core";
				reg = <0x40017000 0x400>;
				clocks = <&rcc DAC12>;
				clock-names = "pclk";
				#address-cells = <1>;
				#size-cells = <0>;
				access-controllers = <&etzpc 39>;
				status = "disabled";

				dac1: dac@1 {
					compatible = "st,stm32-dac";
					#io-channel-cells = <1>;
					reg = <1>;
					status = "disabled";
				};

				dac2: dac@2 {
					compatible = "st,stm32-dac";
					#io-channel-cells = <1>;
					reg = <2>;
					status = "disabled";
				};
			};

			uart7: serial@40018000 {
				compatible = "st,stm32h7-uart";
				reg = <0x40018000 0x400>;
				interrupts-extended = <&exti 32 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc UART7_K>;
				wakeup-source;
				dmas = <&dmamux1 79 0x400 0x15>,
				       <&dmamux1 80 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 40>;
				status = "disabled";
			};

			uart8: serial@40019000 {
				compatible = "st,stm32h7-uart";
				reg = <0x40019000 0x400>;
				interrupts-extended = <&exti 33 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc UART8_K>;
				wakeup-source;
				dmas = <&dmamux1 81 0x400 0x15>,
				       <&dmamux1 82 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 41>;
				status = "disabled";
			};

			timers1: timer@44000000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x44000000 0x400>;
				interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "brk", "up", "trg-com", "cc";
				clocks = <&rcc TIM1_K>;
				clock-names = "int";
				dmas = <&dmamux1 11 0x400 0x1>,
				       <&dmamux1 12 0x400 0x1>,
				       <&dmamux1 13 0x400 0x1>,
				       <&dmamux1 14 0x400 0x1>,
				       <&dmamux1 15 0x400 0x1>,
				       <&dmamux1 16 0x400 0x1>,
				       <&dmamux1 17 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4",
					    "up", "trig", "com";
				access-controllers = <&etzpc 48>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@0 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <0>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			timers8: timer@44001000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x44001000 0x400>;
				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "brk", "up", "trg-com", "cc";
				clocks = <&rcc TIM8_K>;
				clock-names = "int";
				dmas = <&dmamux1 47 0x400 0x1>,
				       <&dmamux1 48 0x400 0x1>,
				       <&dmamux1 49 0x400 0x1>,
				       <&dmamux1 50 0x400 0x1>,
				       <&dmamux1 51 0x400 0x1>,
				       <&dmamux1 52 0x400 0x1>,
				       <&dmamux1 53 0x400 0x1>;
				dma-names = "ch1", "ch2", "ch3", "ch4",
					    "up", "trig", "com";
				access-controllers = <&etzpc 49>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@7 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <7>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-timer-counter";
					status = "disabled";
				};
			};

			usart6: serial@44003000 {
				compatible = "st,stm32h7-uart";
				reg = <0x44003000 0x400>;
				interrupts-extended = <&exti 29 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc USART6_K>;
				wakeup-source;
				dmas = <&dmamux1 71 0x400 0x15>,
				<&dmamux1 72 0x400 0x11>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 51>;
				status = "disabled";
			};

			i2s1: audio-controller@44004000 {
				compatible = "st,stm32h7-i2s";
				#sound-dai-cells = <0>;
				reg = <0x44004000 0x400>;
				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
				dmas = <&dmamux1 37 0x400 0x01>,
				<&dmamux1 38 0x400 0x01>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 52>;
				status = "disabled";
			};

			spi1: spi@44004000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x44004000 0x400>;
				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI1_K>;
				resets = <&rcc SPI1_R>;
				dmas = <&dmamux1 37 0x400 0x05>,
				<&dmamux1 38 0x400 0x05>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 52>;
				status = "disabled";
			};

			spi4: spi@44005000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x44005000 0x400>;
				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI4_K>;
				resets = <&rcc SPI4_R>;
				dmas = <&dmamux1 83 0x400 0x05>,
				<&dmamux1 84 0x400 0x05>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 53>;
				status = "disabled";
			};

			timers15: timer@44006000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x44006000 0x400>;
				interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM15_K>;
				clock-names = "int";
				dmas = <&dmamux1 105 0x400 0x1>,
				       <&dmamux1 106 0x400 0x1>,
				       <&dmamux1 107 0x400 0x1>,
				       <&dmamux1 108 0x400 0x1>;
				dma-names = "ch1", "up", "trig", "com";
				access-controllers = <&etzpc 54>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@14 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <14>;
					status = "disabled";
				};
			};

			timers16: timer@44007000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x44007000 0x400>;
				interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM16_K>;
				clock-names = "int";
				dmas = <&dmamux1 109 0x400 0x1>,
				<&dmamux1 110 0x400 0x1>;
				dma-names = "ch1", "up";
				access-controllers = <&etzpc 55>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};
				timer@15 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <15>;
					status = "disabled";
				};
			};

			timers17: timer@44008000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-timers";
				reg = <0x44008000 0x400>;
				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "global";
				clocks = <&rcc TIM17_K>;
				clock-names = "int";
				dmas = <&dmamux1 111 0x400 0x1>,
				<&dmamux1 112 0x400 0x1>;
				dma-names = "ch1", "up";
				access-controllers = <&etzpc 56>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm";
					#pwm-cells = <3>;
					status = "disabled";
				};

				timer@16 {
					compatible = "st,stm32h7-timer-trigger";
					reg = <16>;
					status = "disabled";
				};
			};

			spi5: spi@44009000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x44009000 0x400>;
				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI5_K>;
				resets = <&rcc SPI5_R>;
				dmas = <&dmamux1 85 0x400 0x05>,
				<&dmamux1 86 0x400 0x05>;
				dma-names = "rx", "tx";
				access-controllers = <&etzpc 57>;
				status = "disabled";
			};

			sai1: sai@4400a000 {
				compatible = "st,stm32h7-sai";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x4400a000 0x400>;
				reg = <0x4400a000 0x4>, <0x4400a3f0 0x10>;
				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
				resets = <&rcc SAI1_R>;
				access-controllers = <&etzpc 58>;
				status = "disabled";

				sai1a: audio-controller@4400a004 {
					#sound-dai-cells = <0>;

					compatible = "st,stm32-sai-sub-a";
					reg = <0x4 0x20>;
					clocks = <&rcc SAI1_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 87 0x400 0x01>;
					status = "disabled";
				};

				sai1b: audio-controller@4400a024 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-b";
					reg = <0x24 0x20>;
					clocks = <&rcc SAI1_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 88 0x400 0x01>;
					status = "disabled";
				};
			};

			sai2: sai@4400b000 {
				compatible = "st,stm32h7-sai";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x4400b000 0x400>;
				reg = <0x4400b000 0x4>, <0x4400b3f0 0x10>;
				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
				resets = <&rcc SAI2_R>;
				access-controllers = <&etzpc 59>;
				status = "disabled";

				sai2a: audio-controller@4400b004 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-a";
					reg = <0x4 0x20>;
					clocks = <&rcc SAI2_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 89 0x400 0x01>;
					status = "disabled";
				};

				sai2b: audio-controller@4400b024 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-b";
					reg = <0x24 0x20>;
					clocks = <&rcc SAI2_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 90 0x400 0x01>;
					status = "disabled";
				};
			};

			sai3: sai@4400c000 {
				compatible = "st,stm32h7-sai";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x4400c000 0x400>;
				reg = <0x4400c000 0x4>, <0x4400c3f0 0x10>;
				interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
				resets = <&rcc SAI3_R>;
				access-controllers = <&etzpc 60>;
				status = "disabled";

				sai3a: audio-controller@4400c004 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-a";
					reg = <0x04 0x20>;
					clocks = <&rcc SAI3_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 113 0x400 0x01>;
					status = "disabled";
				};

				sai3b: audio-controller@4400c024 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-b";
					reg = <0x24 0x20>;
					clocks = <&rcc SAI3_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 114 0x400 0x01>;
					status = "disabled";
				};
			};

			dfsdm: dfsdm@4400d000 {
				compatible = "st,stm32mp1-dfsdm";
				reg = <0x4400d000 0x800>;
				clocks = <&rcc DFSDM_K>;
				clock-names = "dfsdm";
				#address-cells = <1>;
				#size-cells = <0>;
				access-controllers = <&etzpc 61>;
				status = "disabled";

				dfsdm0: filter@0 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <0>;
					interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 101 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				dfsdm1: filter@1 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <1>;
					interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 102 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				dfsdm2: filter@2 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <2>;
					interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 103 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				dfsdm3: filter@3 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <3>;
					interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 104 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				dfsdm4: filter@4 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <4>;
					interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 91 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				dfsdm5: filter@5 {
					compatible = "st,stm32-dfsdm-adc";
					#io-channel-cells = <1>;
					reg = <5>;
					interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&dmamux1 92 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};
			};

			dma1: dma-controller@48000000 {
				compatible = "st,stm32-dma";
				reg = <0x48000000 0x400>;
				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc DMA1>;
				resets = <&rcc DMA1_R>;
				#dma-cells = <4>;
				st,mem2mem;
				dma-requests = <8>;
				access-controllers = <&etzpc 88>;
			};

			dma2: dma-controller@48001000 {
				compatible = "st,stm32-dma";
				reg = <0x48001000 0x400>;
				interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc DMA2>;
				resets = <&rcc DMA2_R>;
				#dma-cells = <4>;
				st,mem2mem;
				dma-requests = <8>;
				access-controllers = <&etzpc 89>;
			};

			dmamux1: dma-router@48002000 {
				compatible = "st,stm32h7-dmamux";
				reg = <0x48002000 0x40>;
				#dma-cells = <3>;
				dma-requests = <128>;
				dma-masters = <&dma1 &dma2>;
				dma-channels = <16>;
				clocks = <&rcc DMAMUX>;
				resets = <&rcc DMAMUX_R>;
				access-controllers = <&etzpc 90>;
			};

			adc: adc@48003000 {
				compatible = "st,stm32mp1-adc-core";
				reg = <0x48003000 0x400>;
				interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc ADC12>, <&rcc ADC12_K>;
				clock-names = "bus", "adc";
				interrupt-controller;
				st,syscfg = <&syscfg>;
				#interrupt-cells = <1>;
				#address-cells = <1>;
				#size-cells = <0>;
				access-controllers = <&etzpc 72>;
				status = "disabled";

				adc1: adc@0 {
					compatible = "st,stm32mp1-adc";
					#io-channel-cells = <1>;
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0x0>;
					interrupt-parent = <&adc>;
					interrupts = <0>;
					dmas = <&dmamux1 9 0x400 0x01>;
					dma-names = "rx";
					status = "disabled";
				};

				adc2: adc@100 {
					compatible = "st,stm32mp1-adc";
					#io-channel-cells = <1>;
					#address-cells = <1>;
					#size-cells = <0>;
					reg = <0x100>;
					interrupt-parent = <&adc>;
					interrupts = <1>;
					dmas = <&dmamux1 10 0x400 0x01>;
					dma-names = "rx";
					nvmem-cells = <&vrefint>;
					nvmem-cell-names = "vrefint";
					status = "disabled";
					channel@13 {
						reg = <13>;
						label = "vrefint";
					};
					channel@14 {
						reg = <14>;
						label = "vddcore";
					};
				};
			};

			sdmmc3: mmc@48004000 {
				compatible = "st,stm32-sdmmc2", "arm,pl18x", "arm,primecell";
				arm,primecell-periphid = <0x00253180>;
				reg = <0x48004000 0x400>;
				interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SDMMC3_K>;
				clock-names = "apb_pclk";
				resets = <&rcc SDMMC3_R>;
				cap-sd-highspeed;
				cap-mmc-highspeed;
				max-frequency = <120000000>;
				access-controllers = <&etzpc 86>;
				status = "disabled";
			};

			usbotg_hs: usb-otg@49000000 {
				compatible = "st,stm32mp15-hsotg", "snps,dwc2";
				reg = <0x49000000 0x10000>;
				clocks = <&rcc USBO_K>, <&usbphyc>;
				clock-names = "otg", "utmi";
				resets = <&rcc USBO_R>;
				reset-names = "dwc2";
				interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
				g-rx-fifo-size = <512>;
				g-np-tx-fifo-size = <32>;
				g-tx-fifo-size = <256 16 16 16 16 16 16 16>;
				dr_mode = "otg";
				otg-rev = <0x200>;
				usb33d-supply = <&usb33>;
				access-controllers = <&etzpc 85>;
				status = "disabled";
			};

			dcmi: dcmi@4c006000 {
				compatible = "st,stm32-dcmi";
				reg = <0x4c006000 0x400>;
				interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
				resets = <&rcc CAMITF_R>;
				clocks = <&rcc DCMI>;
				clock-names = "mclk";
				dmas = <&dmamux1 75 0x400 0x01>;
				dma-names = "tx";
				access-controllers = <&etzpc 70>;
				status = "disabled";
			};

			lptimer2: timer@50021000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-lptimer";
				reg = <0x50021000 0x400>;
				interrupts-extended = <&exti 48 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc LPTIM2_K>;
				clock-names = "mux";
				wakeup-source;
				access-controllers = <&etzpc 64>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm-lp";
					#pwm-cells = <3>;
					status = "disabled";
				};

				trigger@1 {
					compatible = "st,stm32-lptimer-trigger";
					reg = <1>;
					status = "disabled";
				};

				counter {
					compatible = "st,stm32-lptimer-counter";
					status = "disabled";
				};
			};

			lptimer3: timer@50022000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32-lptimer";
				reg = <0x50022000 0x400>;
				interrupts-extended = <&exti 50 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc LPTIM3_K>;
				clock-names = "mux";
				wakeup-source;
				access-controllers = <&etzpc 65>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm-lp";
					#pwm-cells = <3>;
					status = "disabled";
				};

				trigger@2 {
					compatible = "st,stm32-lptimer-trigger";
					reg = <2>;
					status = "disabled";
				};
			};

			lptimer4: timer@50023000 {
				compatible = "st,stm32-lptimer";
				reg = <0x50023000 0x400>;
				interrupts-extended = <&exti 52 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc LPTIM4_K>;
				clock-names = "mux";
				wakeup-source;
				access-controllers = <&etzpc 66>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm-lp";
					#pwm-cells = <3>;
					status = "disabled";
				};
			};

			lptimer5: timer@50024000 {
				compatible = "st,stm32-lptimer";
				reg = <0x50024000 0x400>;
				interrupts-extended = <&exti 53 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc LPTIM5_K>;
				clock-names = "mux";
				wakeup-source;
				access-controllers = <&etzpc 67>;
				status = "disabled";

				pwm {
					compatible = "st,stm32-pwm-lp";
					#pwm-cells = <3>;
					status = "disabled";
				};
			};

			vrefbuf: vrefbuf@50025000 {
				compatible = "st,stm32-vrefbuf";
				reg = <0x50025000 0x8>;
				regulator-min-microvolt = <1500000>;
				regulator-max-microvolt = <2500000>;
				clocks = <&rcc VREF>;
				access-controllers = <&etzpc 69>;
				status = "disabled";
			};

			sai4: sai@50027000 {
				compatible = "st,stm32h7-sai";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x50027000 0x400>;
				reg = <0x50027000 0x4>, <0x500273f0 0x10>;
				interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
				resets = <&rcc SAI4_R>;
				access-controllers = <&etzpc 68>;
				status = "disabled";

				sai4a: audio-controller@50027004 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-a";
					reg = <0x04 0x20>;
					clocks = <&rcc SAI4_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 99 0x400 0x01>;
					status = "disabled";
				};

				sai4b: audio-controller@50027024 {
					#sound-dai-cells = <0>;
					compatible = "st,stm32-sai-sub-b";
					reg = <0x24 0x20>;
					clocks = <&rcc SAI4_K>;
					clock-names = "sai_ck";
					dmas = <&dmamux1 100 0x400 0x01>;
					status = "disabled";
				};
			};

			hash1: hash@54002000 {
				compatible = "st,stm32f756-hash";
				reg = <0x54002000 0x400>;
				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc HASH1>;
				resets = <&rcc HASH1_R>;
				dmas = <&mdma1 31 0x2 0x1000A02 0x0 0x0>;
				dma-names = "in";
				dma-maxburst = <2>;
				access-controllers = <&etzpc 8>;
				status = "disabled";
			};

			rng1: rng@54003000 {
				compatible = "st,stm32-rng";
				reg = <0x54003000 0x400>;
				clocks = <&rcc RNG1_K>;
				resets = <&rcc RNG1_R>;
				access-controllers = <&etzpc 7>;
				status = "disabled";
			};

			fmc: memory-controller@58002000 {
				#address-cells = <2>;
				#size-cells = <1>;
				compatible = "st,stm32mp1-fmc2-ebi";
				reg = <0x58002000 0x1000>;
				clocks = <&rcc FMC_K>;
				resets = <&rcc FMC_R>;
				access-controllers = <&etzpc 91>;
				status = "disabled";

				ranges = <0 0 0x60000000 0x04000000>, /* EBI CS 1 */
					 <1 0 0x64000000 0x04000000>, /* EBI CS 2 */
					 <2 0 0x68000000 0x04000000>, /* EBI CS 3 */
					 <3 0 0x6c000000 0x04000000>, /* EBI CS 4 */
					 <4 0 0x80000000 0x10000000>; /* NAND */

				nand-controller@4,0 {
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "st,stm32mp1-fmc2-nfc";
					reg = <4 0x00000000 0x1000>,
					      <4 0x08010000 0x1000>,
					      <4 0x08020000 0x1000>,
					      <4 0x01000000 0x1000>,
					      <4 0x09010000 0x1000>,
					      <4 0x09020000 0x1000>;
					interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
					dmas = <&mdma1 20 0x2 0x12000a02 0x0 0x0>,
					       <&mdma1 20 0x2 0x12000a08 0x0 0x0>,
					       <&mdma1 21 0x2 0x12000a0a 0x0 0x0>;
					dma-names = "tx", "rx", "ecc";
					status = "disabled";
				};
			};

			qspi: spi@58003000 {
				compatible = "st,stm32f469-qspi";
				reg = <0x58003000 0x1000>, <0x70000000 0x10000000>;
				reg-names = "qspi", "qspi_mm";
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
				dmas = <&mdma1 22 0x2 0x10100002 0x0 0x0>,
				       <&mdma1 22 0x2 0x10100008 0x0 0x0>;
				dma-names = "tx", "rx";
				clocks = <&rcc QSPI_K>;
				resets = <&rcc QSPI_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				access-controllers = <&etzpc 92>;
				status = "disabled";
			};

			ethernet0: ethernet@5800a000 {
				compatible = "st,stm32mp1-dwmac", "snps,dwmac-4.20a";
				reg = <0x5800a000 0x2000>;
				reg-names = "stmmaceth";
				interrupts-extended = <&intc GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
				interrupt-names = "macirq";
				clock-names = "stmmaceth",
					      "mac-clk-tx",
					      "mac-clk-rx",
					      "eth-ck",
					      "ptp_ref",
					      "ethstp";
				clocks = <&rcc ETHMAC>,
					 <&rcc ETHTX>,
					 <&rcc ETHRX>,
					 <&rcc ETHCK_K>,
					 <&rcc ETHPTP_K>,
					 <&rcc ETHSTP>;
				st,syscon = <&syscfg 0x4>;
				snps,mixed-burst;
				snps,pbl = <2>;
				snps,en-tx-lpi-clockgating;
				snps,axi-config = <&stmmac_axi_config_0>;
				snps,tso;
				access-controllers = <&etzpc 94>;
				status = "disabled";

				stmmac_axi_config_0: stmmac-axi-config {
					snps,wr_osr_lmt = <0x7>;
					snps,rd_osr_lmt = <0x7>;
					snps,blen = <0 0 0 0 16 8 4>;
				};
			};

			usart1: serial@5c000000 {
				compatible = "st,stm32h7-uart";
				reg = <0x5c000000 0x400>;
				interrupts-extended = <&exti 26 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc USART1_K>;
				wakeup-source;
				access-controllers = <&etzpc 3>;
				status = "disabled";
			};

			spi6: spi@5c001000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "st,stm32h7-spi";
				reg = <0x5c001000 0x400>;
				interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc SPI6_K>;
				resets = <&rcc SPI6_R>;
				dmas = <&mdma1 34 0x0 0x40008 0x0 0x0>,
				       <&mdma1 35 0x0 0x40002 0x0 0x0>;
				access-controllers = <&etzpc 4>;
				dma-names = "rx", "tx";
				status = "disabled";
			};

			i2c4: i2c@5c002000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x5c002000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C4_K>;
				resets = <&rcc I2C4_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x8>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 5>;
				status = "disabled";
			};

			i2c6: i2c@5c009000 {
				compatible = "st,stm32mp15-i2c";
				reg = <0x5c009000 0x400>;
				interrupt-names = "event", "error";
				interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
					     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
				clocks = <&rcc I2C6_K>;
				resets = <&rcc I2C6_R>;
				#address-cells = <1>;
				#size-cells = <0>;
				st,syscfg-fmp = <&syscfg 0x4 0x20>;
				wakeup-source;
				i2c-analog-filter;
				access-controllers = <&etzpc 12>;
				status = "disabled";
			};
		};

		tamp: tamp@5c00a000 {
			compatible = "st,stm32-tamp", "syscon", "simple-mfd";
			reg = <0x5c00a000 0x400>;
		};

		/*
		 * Break node order to solve dependency probe issue between
		 * pinctrl and exti.
		 */
		pinctrl: pinctrl@50002000 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "st,stm32mp157-pinctrl";
			ranges = <0 0x50002000 0xa400>;
			interrupt-parent = <&exti>;
			st,syscfg = <&exti 0x60 0xff>;

			gpioa: gpio@50002000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x0 0x400>;
				clocks = <&rcc GPIOA>;
				st,bank-name = "GPIOA";
				status = "disabled";
			};

			gpiob: gpio@50003000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x1000 0x400>;
				clocks = <&rcc GPIOB>;
				st,bank-name = "GPIOB";
				status = "disabled";
			};

			gpioc: gpio@50004000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x2000 0x400>;
				clocks = <&rcc GPIOC>;
				st,bank-name = "GPIOC";
				status = "disabled";
			};

			gpiod: gpio@50005000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x3000 0x400>;
				clocks = <&rcc GPIOD>;
				st,bank-name = "GPIOD";
				status = "disabled";
			};

			gpioe: gpio@50006000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x4000 0x400>;
				clocks = <&rcc GPIOE>;
				st,bank-name = "GPIOE";
				status = "disabled";
			};

			gpiof: gpio@50007000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x5000 0x400>;
				clocks = <&rcc GPIOF>;
				st,bank-name = "GPIOF";
				status = "disabled";
			};

			gpiog: gpio@50008000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x6000 0x400>;
				clocks = <&rcc GPIOG>;
				st,bank-name = "GPIOG";
				status = "disabled";
			};

			gpioh: gpio@50009000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x7000 0x400>;
				clocks = <&rcc GPIOH>;
				st,bank-name = "GPIOH";
				status = "disabled";
			};

			gpioi: gpio@5000a000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x8000 0x400>;
				clocks = <&rcc GPIOI>;
				st,bank-name = "GPIOI";
				status = "disabled";
			};

			gpioj: gpio@5000b000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0x9000 0x400>;
				clocks = <&rcc GPIOJ>;
				st,bank-name = "GPIOJ";
				status = "disabled";
			};

			gpiok: gpio@5000c000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0xa000 0x400>;
				clocks = <&rcc GPIOK>;
				st,bank-name = "GPIOK";
				status = "disabled";
			};
		};

		pinctrl_z: pinctrl@54004000 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "st,stm32mp157-z-pinctrl";
			ranges = <0 0x54004000 0x400>;
			interrupt-parent = <&exti>;
			st,syscfg = <&exti 0x60 0xff>;

			gpioz: gpio@54004000 {
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
				reg = <0 0x400>;
				clocks = <&rcc GPIOZ>;
				st,bank-name = "GPIOZ";
				st,bank-ioport = <11>;
				status = "disabled";
			};
		};
	};

	mlahb: ahb {
		compatible = "st,mlahb", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		dma-ranges = <0x00000000 0x38000000 0x10000>,
			     <0x10000000 0x10000000 0x60000>,
			     <0x30000000 0x30000000 0x60000>;

		m4_rproc: m4@10000000 {
			compatible = "st,stm32mp1-m4";
			reg = <0x10000000 0x40000>,
			      <0x30000000 0x40000>,
			      <0x38000000 0x10000>;
			resets = <&rcc MCU_R>;
			reset-names = "mcu_rst";
			st,syscfg-holdboot = <&rcc 0x10C 0x1>;
			st,syscfg-pdds = <&pwr_mcu 0x0 0x1>;
			st,syscfg-rsc-tbl = <&tamp 0x144 0xFFFFFFFF>;
			st,syscfg-m4-state = <&tamp 0x148 0xFFFFFFFF>;
			status = "disabled";
		};
	};
};