diff options
author | Imre Deak <imre.deak@intel.com> | 2024-04-17 01:10:00 +0300 |
---|---|---|
committer | Imre Deak <imre.deak@intel.com> | 2024-04-19 17:05:35 +0300 |
commit | f1d6aec41f13aad3c3ff8daa9fddb38539afe8f6 (patch) | |
tree | 6b36cd763d21fe88f2b7fb173a1f46ba09663f10 /mm/zbud.c | |
parent | aaba7a95ddffbf609261a8ba6c5d344b7cc6dca9 (diff) |
drm/i915/dp: Fix DSC line buffer depth programming
Fix the calculation of the DSC line buffer depth. This is limited both
by the source's and sink's maximum line buffer depth, but the former one
was not taken into account. On all Intel platform's the source's maximum
buffer depth is 13, so the overall limit is simply the minimum of the
source/sink's limit, regardless of the DSC version.
This leaves the DSI DSC line buffer depth calculation as-is, trusting
VBT.
On DSC version 1.2 for sinks reporting a maximum line buffer depth of 16
the line buffer depth was incorrectly programmed as 0, leading to a
corruption in color gradients / lines on the decompressed screen image.
Cc: dri-devel@lists.freedesktop.org
Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Manasi Navare <navaremanasi@chromium.org>
Acked-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Imre Deak <imre.deak@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20240416221010.376865-2-imre.deak@intel.com
Diffstat (limited to 'mm/zbud.c')
0 files changed, 0 insertions, 0 deletions