diff options
author | Joel Stanley <joel@jms.id.au> | 2018-06-29 08:45:40 +0930 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2018-07-11 09:34:25 -0700 |
commit | 565b9937f44d5ab7956339b6c105c03471ce3243 (patch) | |
tree | 05bad9b03b55a1f0b1327b93d9be5cb87bddeabf /certs | |
parent | 61c40f35f5cd6f67ccbd7319a1722eb78c815989 (diff) |
clk: aspeed: Support HPLL strapping on ast2400
The HPLL can be configured through a register (SCU24), however some
platforms chose to configure it through the strapping settings and do
not use the register. This was not noticed as the logic for bit 18 in
SCU24 was confused: set means programmed, but the driver read it as set
means strapped.
This gives us the correct HPLL value on Palmetto systems, from which
most of the peripheral clocks are generated.
Fixes: 5eda5d79e4be ("clk: Add clock driver for ASPEED BMC SoCs")
Cc: stable@vger.kernel.org # v4.15
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Signed-off-by: Joel Stanley <joel@jms.id.au>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'certs')
0 files changed, 0 insertions, 0 deletions